



# **Gallium Nitride-on-Silicon Wafer Fabrication**

A finished 200-mm-diameter GaN-on-Si wafer.

SPOTLIGHT ON

Lincoln Laboratory is developing fully Si CMOScompatible technologies for GaN high-electron-mobility transistors (HEMTs) and circuits for RF applications. GaN-based HEMTs have demonstrated impressive capabilities in power density and voltage in laboratory devices. Transmit/receive modules using GaN HEMTs could yield more output power than GaAs-based modules. Measured  $f_T$  and  $f_{max}$  are in the 50 and 70 GHz range, respectively, for HEMTs with 120-nm nominal gate length.

**KEY FEATURES** 

- Exploits processing tools to improve device performance, uniformity, and yield
- Reduces costs because of inexpensive Si substrate, large wafer size, and expected CMOS-like high yield
- Facilitates wafer-scale 3D integration of GaN with CMOS circuits to enhance functionalities with improved size, weight, and power benefits

LINCOLN LABORATORY MASSACHUSETTS INSTITUTE OF TECHNOLOGY

## SPOTLIGHT ON Gallium Nitride-on-Silicon Wafer Fabrication



Cross section of a GaN HEMT with 150-nm gate length. Fabrication starts with a SiN passivation layer deposition followed by source-drain ohmic recess etch. The source-drain ohmic contact is formed by annealing an Al-based metal below 600°C. The gate was patterned in SiN and the Ni-based gate was patterned by etching the metal stack. A gate length of 100 nm can be defined by optical lithography. A thicker metal interconnect is patterned on finished HEMT for interconnect and serves as the T-gate to lower gate resistance.



Measured  $f_T$  (a) and  $f_{max}$  (b) of HEMTs from all 26 dies on a 200-mm-diameter wafer. The gate length is nominally 120 nm and the gate to source and drain spacings are 0.5 and 1.0 µm, respectively. The drain and gate biases are fixed at 10 V and -2.2 V, respectively. The median  $f_T$  is 50 GHz and the highest is 57 GHz. The median  $f_{max}$  is 78 GHz, with 80 GHz as the highest. The standard deviation is 2.9 GHz for both. The drive current and peak transconductance are also very uniform, with approximately 5% variation across the wafer.

## **Features of Lincoln Laboratory Process**

- All the metallization is gold free and patterned by etching instead of liftoff to be fully CMOS compatible.
- High-performance HEMTs show the maximum drive current of 1 mA/mm and the peak transconductance exceeding 400 mS/mm.
- The breakdown voltage is approximately 90 V with 1  $\mu m$  gate to drain spacing.
- The overhang of the T-shaped gate serves as the field plate instead of using an added metal layer for this function.
- Good processing control enabled the fabrication of the the HEMT showing a tight distribution of f<sub>T</sub> and f<sub>max</sub> values. Such high yield and good uniformity is essential for delivering low-cost large-size GaN circuits.

#### **Going Forward**

- Process wafer thinning with backside vias
- Develop wafer-scale 3D integration with CMOS wafers
- Continue refining the GaN growth technique and optimizing the layer structures for HEMTs
- Add more metal layers and passive components for GaN monolithic microwave integrated circuits

### **TECHNICAL CONTACT**

Chang-Lee Chen RF Technology Group



MIT Lincoln Laboratory, 244 Wood Street, Lexington, MA 02421

clchen@ll.mit.edu

Approved for public release; distribution unlimited. This material is based upon work supported under Air Force Contract no. FA8721-05-C-0002 and/or FA8702-15-D-0001. Any opinions, findings and conclusions, or recommendations expressed in this material are those of the author and do not necessarily reflect the views of the U.S. Air Force. Delivered to the U.S. government with unlimited rights, as defined in DFARS Part 252.227-7013 or 7014 (Feb 2014). Use of this work other than as specifically authorized by the U.S. government may violate any copyrights that exist in this work. © 2017 Massachusetts Institute of Technology