### **General Chairman**

Mr. Robert Bond / MIT Lincoln Laboratory

# **Technical Chairman**

Dr. Jeremy Kepner / MIT Lincoln Laboratory

Advisory Committee
Dr. Richard Games / The MITRE Corporation

TBA / DARPA / MTO

Dr. William Harrod / DARPA / TCTO

Mr. Cray Henry / High Performance Computing

Modernization Program
Dr. Richard Linderman / Air Force Research Laboratory

### **Technical Committee**

Dr. Stanley Ahalt / Renaissance Computing Institute

Mr. Masahiro Arakawa / MIT Lincoln Laboratory

Dr. Ray Artz / Independent Consultant

Dr. David Bader / Georgia Institute of Technology

Prof. Keren Bergman / Columbia University

Dr. Lawrence Bergman / Jet Propulsion Laboratory

Mr. Robert Bernecky / Naval Undersea Warfare Center

Ms. Nadya Bliss / MIT Lincoln Laboratory

Mr. Peter Boettcher / MIT Lincoln Laboratory

Dr. Jay Brockman / University of Notre Dame

Dr. Keith Bromley / SPAWAR Systems Center

Mr. David Cousins / BBN Technologies

Dr. Jay Culliney / The Aerospace Corporation

Dr. Jack Dongarra / University of Tennessee, ICL

Dr. Neall Doren / Sandia National Laboratories

Dr. Alan Edelman / Massachusetts Institute of Technology

Dr. Maya Gokhale / Lawrence Livermore National Laboratory

Mr. Michael Harris / BAE Systems

Dr. William Harrod / DARPA / IPTO

Dr. Martin Herbordt / Boston University

Dr. Daniel Katz / University of Chicago

Mr. Bruce Kinney / Raytheon Company

Dr. James Lebak / The MathWorks

Dr. Miriam Leeser / Northeastern University

Dr. Richard Linderman / Air Force Research Laboratory

Dr. Brian Loe / Lockheed Martin Corporation

Mr. Michael Lucas / Northrop Grumman Corporation

Mr. Craig Lund / Local Knowledge

Mr. Michael McCollister / Northrop Grumman Corporation

Dr. Sanjeev Mohindra / MIT Lincoln Laboratory

Dr. Brent Nelson / Brigham Young University

Mr. David Ngo / BAE Systems

Mr. Eric Pancoast / Lockheed Martin Corporation

Dr. Robert Pettit / The Aerospace Corporation

Mr. Frank Pietryka / Raytheon Company

Dr. Viktor Prasanna / University of Southern California Dr. Albert Reuther / MIT Lincoln Laboratory

Dr. John Reynders / Johnson & Johnson

Dr. Mark Richards / Georgia Institute of Technology

Dr. Martin Rinard / Massachusetts Institute of Technology CSAIL

Dr. Sharon Sacco / The MITRE Corporation

Mr. Craig Sather / The Aerospace Corporation

Dr. Philip Sementilli / Raytheon Company

Dr. Anthony Skjellum / University of Alabama at Birmingham

Dr. Hendrik Spaanenburg / Heterogeneous Computing, LLC

Mr. Brian Sroka / The MITRE Corporation

Dr. Jeffrey Vetter / Oak Ridge National Laboratory

Mr. Daniel Wells / The Boeing Company



Fourteenth Annual Workshop on

# **High Performance Embedded Computing**

15-16 September 2010 Massachusetts Institute of Technology Lincoln Laboratory

# Call for Presentations

The High Performance Embedded Computing (HPEC) technical committee announces the Fourteenth Annual HPEC Workshop, to be held 15-16 September 2010 at MIT Lincoln Laboratory in Lexington, MA. The workshop will give U.S. government-funded researchers from academia, industry, and government, working in this important area, an opportunity to discuss techniques, approaches, and ongoing developments with relevance to real-time embedded computing and related military applications. During its fourteenth year, the HPEC 2010 Workshop will have as its theme "Custom clouds and general purpose GPUs: their impact on DoD applications." The technical committee seeks new presentations that clearly describe advances in high performance embedded computing technologies, emphasizing one or more of the following topics:

- · Advanced Multicore Software Technologies
- Automated Design Tools
- · Mapping and Scheduling of Parallel and Real-Time Applications
- Case Studies and Benchmarking of Applications
- Computing Technologies for Challenging Form Factors
- ASIC and FPGA Advances
- Open System Architectures
- · Networking Interconnects and Distributed Computing
- Fault-Tolerant Computing
- · Embedded Cloud Computing
- Digital Front-Ends
- · General Purpose GPU Computing
- Advanced Processor Architectures
- · Data Intensive Computing
- New Application Frontiers
- Anti-Tamper Technologies

All submittals will be competitively reviewed and judged on their technical merit, novelty, and relevance to the technical program. Preference will be given to papers with strong, quantitative results. The workshop will have both Open Sessions and Unclassified/U.S. Only sessions, as well as poster presentations. Presenters with significant hardware demonstrations are encouraged to apply to the poster sessions. Since the presentations themselves will constitute the published proceedings, speakers are requested to prepare charts of the highest quality. Electronic copies of the charts presented at the workshop will be included in the workshop proceedings.

Authors are invited to submit two-page extended abstracts via our website:

# http://www.II.mit.edu/HPEC

For further details about the workshop, please contact

## **HPEC Workshop Office**

Joan Napoli, Supervisor

Lori Tsoulas, Workshop Administrator

Phone: (781) 981-4842 Email: hpec@ll.mit.edu http://www.ll.mit.edu/HPEC

Important Dates: Abstract submission deadline 20 May 2010 Notification of acceptances 25 June 2010









